Intel Corporation

Senior Design Verification Engineer – Mixed Signal IP

Intel Corporation

full-time

Posted on:

Location Type: Hybrid

Location: FolsomCaliforniaUnited States

Visit company website

Explore more

AI Apply
Apply

Salary

💰 $164,470 - $311,890 per year

Job Level

Tech Stack

About the role

  • Performs functional verification of mixed signal logic components, including analog behavioral modeling, to ensure design will meet specification requirements.
  • Develops IP verification plans, test benches, and the verification environment to ensure coverage to confirm to mixed signal microarchitecture specifications.
  • Executes verification plans and defines and runs system simulation models to verify the design, analyze power and timing, and uncover bugs.
  • Replicates, root causes, and debugs issues in the presilicon environment.
  • Finds and implements corrective measures to resolve failing tests.
  • Collaborates with digital and analog architects, RTL developers, and physical design teams to improve verification of complex architectural and microarchitectural features and to meet functional, performance, and power goals.
  • Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
  • Maintains and improves existing functional verification infrastructure and methodology.

Requirements

  • BS degree in Computer Engineering/Computer Science/Electrical Engineering or related field with 8+ years of relevant industry experience in Design verification, System Verilog and OVM/UVM or
  • MS degree in Computer Engineering/Computer Science/Electrical Engineering or related field with 6 + years of relevant industry experience or
  • PhD in Computer Engineering/Computer Science/Electrical Engineering or related field with & 4+ years in the following: Design verification System Verilog OVM/UVM
  • experience in validation flow right from test plan creation to verification closure
  • waveform debug
  • functional coverage
  • code coverage
  • VCS NLP and non-NLP simulations
  • GLS
  • knowledge of DDRPHY validation with good hold on DFI/DDR/LPDDR protocols
  • experience in scripting skills in Python/Perl
  • exposure to Formal Property Verification and Git/Perforce/CVS version control
Benefits
  • competitive pay
  • stock bonuses
  • health
  • retirement
  • vacation
Applicant Tracking System Keywords

Tip: use these terms in your resume and cover letter to boost ATS matches.

Hard Skills & Tools
Design verificationSystem VerilogOVMUVMwaveform debugfunctional coveragecode coverageVCSNLP simulationsscripting in Python
Soft Skills
collaborationproblem-solvingdocumentationtechnical review